# 7.6.1 Single-Cycle Processor

The main modules of the single-cycle processor module are given in the following HDL examples.

WriteData, ReadData);

# **HDL Example 7.1** SINGLE-CYCLE PROCESSOR

```
SystemVerilog
                                                               VHDL
module arm(input logic
                              clk, reset,
                                                               library IEEE; use IEEE.STD_LOGIC_1164.all;
          output logic [31:0] PC,
                                                               entity arm is -- single cycle processor
          input logic [31:0] Instr,
                                                                 port(clk, reset: in STD_LOGIC;
                                                                                       out STD_LOGIC_VECTOR(31 downto 0);
                                                                     PC:
          output logic
                              MemWrite,
                                                                      output logic [31:0] ALUResult, WriteData,
          input logic [31:0] ReadData);
                                                                      ALUResult, WriteData: out STD_LOGIC_VECTOR(31 downto 0);
  logic [3:0] ALUFlags;
                                                                      ReadData:
                                                                                  in STD_LOGIC_VECTOR(31 downto 0));
  logic
               RegWrite.
                                                               end:
               ALUSrc. MemtoReg. PCSrc:
  logic [1:0] RegSrc, ImmSrc, ALUControl;
                                                               architecture struct of arm is
                                                                 component controller
  controller c(clk, reset, Instr[31:12], ALUFlags,
                                                                 port(clk, reset: in STD_LOGIC;
              RegSrc, RegWrite, ImmSrc,
                                                                                    in STD_LOGIC_VECTOR(31 downto 12);
                                                                      Instr:
              ALUSrc, ALUControl,
                                                                      ALUFlags:
                                                                                    in STD_LOGIC_VECTOR(3 downto 0);
              MemWrite, MemtoReg, PCSrc);
                                                                      RegSrc:
                                                                                    out STD_LOGIC_VECTOR(1 downto 0);
  datapath dp(clk, reset,
                                                                      RegWrite:
                                                                                    out STD_LOGIC;
             RegSrc, RegWrite, ImmSrc,
                                                                      ImmSrc:
                                                                                    out STD_LOGIC_VECTOR(1 downto 0);
             ALUSrc, ALUControl,
                                                                      ALUSrc:
                                                                                    out STD_LOGIC;
             MemtoReg, PCSrc,
                                                                      ALUControl:
                                                                                    out STD_LOGIC_VECTOR(1 downto 0);
             ALUFlags, PC, Instr,
                                                                      MemWrite:
                                                                                    out STD_LOGIC;
             ALUResult, WriteData, ReadData);
                                                                      MemtoReg:
                                                                                    out STD LOGIC:
endmodule
                                                                      PCSrc:
                                                                                    out STD_LOGIC);
                                                                 end component:
                                                                 component datapath
                                                                                      in
                                                                   port(clk, reset:
                                                                                              STD_LOGIC;
                                                                     RegSrc:
                                                                                      in
                                                                                              STD_LOGIC_VECTOR(1 downto 0);
                                                                     RegWrite:
                                                                                      in
                                                                                             STD_LOGIC;
                                                                                              STD_LOGIC_VECTOR(1 downto 0);
                                                                     ImmSrc:
                                                                                       in
                                                                     ALUSrc:
                                                                                        in
                                                                                              STD_LOGIC;
STD_LOGIC_VECTOR(1 downto 0);
                                                                     ALUControl:
                                                                                       in
                                                                     MemtoReg:
                                                                                      in
                                                                                             STD LOGIC:
                                                                                      in
                                                                     PCSrc:
                                                                                             STD_LOGIC;
                                                                     ALUFlags:
                                                                                       out STD_LOGIC_VECTOR(3 downto 0);
                                                                     PC:
                                                                                       buffer STD_LOGIC_VECTOR(31 downto 0);
                                                                     Instr:
                                                                                       in STD_LOGIC_VECTOR(31 downto 0);
                                                                     ALUResult, WriteData:buffer STD_LOGIC_VECTOR(31 downto 0);
                                                                     ReadData:
                                                                                       in STD_LOGIC_VECTOR(31 downto 0));
                                                                   end component:
                                                                   signal RegWrite, ALUSrc, MemtoReg, PCSrc: STD_LOGIC;
                                                                   signal RegSrc, ImmSrc, ALUControl: STD_LOGIC_VECTOR
                                                                                                    (1 downto 0);
                                                                   signal ALUFlags: STD_LOGIC_VECTOR(3 downto 0);
                                                               begin
                                                                 cont: controller port map(clk, reset, Instr(31 downto 12),
                                                                                            ALUFlags, RegSrc, RegWrite,
                                                                                            ImmSrc, ALUSrc, ALUControl,
                                                                                           MemWrite, MemtoReg, PCSrc);
                                                                 dp: datapath port map(clk, reset, RegSrc, RegWrite, ImmSrc,
                                                                                     ALUSrc, ALUControl, MemtoReg, PCSrc,
                                                                                     ALUFlags, PC, Instr, ALUResult,
```

end:

**VHDL** 

# **HDL Example 7.2 CONTROLLER**

```
SystemVerilog
module controller(input logic
                                        clk, reset,
                  input logic [31:12] Instr,
                  input logic [3:0]
                                        ALUFlags.
                  output logic [1:0]
                                        RegSrc,
                  output logic
                                        RegWrite,
                  output logic [1:0]
                                        ImmSrc,
                  output logic
                                        ALUSrc,
                  output logic [1:0]
                                        ALUControl,
                  output logic
                                        MemWrite, MemtoReg,
                  output logic
                                        PCSrc);
  logic [1:0] FlagW;
  logic
             PCS, RegW, MemW;
  decoder dec(Instr[27:26], Instr[25:20], Instr[15:12],
              FlagW, PCS, RegW, MemW,
              MemtoReg, ALUSrc, ImmSrc, RegSrc, ALUControl);
  condlogic cl(clk, reset, Instr[31:28], ALUFlags,
               FlagW, PCS, RegW, MemW,
               PCSrc, RegWrite, MemWrite);
endmodule
```

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity controller is -- single cycle control
  port(clk, reset: in STD_LOGIC;
       Instr:
                     in STD_LOGIC_VECTOR(31 downto 12);
       ALUFlags:
                      in STD_LOGIC_VECTOR(3 downto 0);
                      out STD_LOGIC_VECTOR(1 downto 0);
       RegSrc:
       RegWrite:
                      out STD_LOGIC;
                      out STD_LOGIC_VECTOR(1 downto 0);
       ImmSrc:
       ALUSrc:
                      out STD_LOGIC;
                      out STD_LOGIC_VECTOR(1 downto 0);
       ALUControl:
       MemWrite:
                      out STD_LOGIC;
      MemtoReg:
                      out STD_LOGIC;
       PCSrc:
                      out STD LOGIC);
end:
architecture struct of controller is
  component decoder
    port(Op:
                           in STD_LOGIC_VECTOR(1 downto 0);
         Funct:
                           in STD_LOGIC_VECTOR(5 downto 0);
                           in STD_LOGIC_VECTOR(3 downto 0);
         Rd.
         FlagW:
                           out STD_LOGIC_VECTOR(1 downto 0);
         PCS, RegW, MemW: out STD_LOGIC;
         MemtoReg, ALUSrc: out STD_LOGIC;
         ImmSrc, RegSrc:
                           out STD_LOGIC_VECTOR(1 downto 0);
                           out STD_LOGIC_VECTOR(1 downto 0));
         ALUControl:
  end component;
  component condlogic
    port(clk, reset:
                          in STD_LOGIC;
                          in STD_LOGIC_VECTOR(3 downto 0);
         Cond:
         ALUFlags:
                          in STD_LOGIC_VECTOR(3 downto 0);
         FlagW:
                          in STD_LOGIC_VECTOR(1 downto 0);
```

PCS, RegW, MemW: in STD\_LOGIC; PCSrc, RegWrite: out STD\_LOGIC;

signal FlagW: STD\_LOGIC\_VECTOR(1 downto 0);
signal PCS, RegW, MemW: STD\_LOGIC;

out STD\_LOGIC);

Instr(15 downto 12), FlagW, PCS,
RegW, MemW, MemtoReg, ALUSrc, ImmSrc,

ALUFlags, FlagW, PCS, RegW, MemW, PCSrc, RegWrite, MemWrite):

dec: decoder port map(Instr(27 downto 26), Instr(25 downto 20),

RegSrc, ALUControl);
cl: condlogic port map(clk, reset, Instr(31 downto 28),

MemWrite:

end component;

end;

# **HDL Example 7.3** DECODER

```
SystemVerilog
module decoder(input logic [1:0] Op,
              input logic [5:0] Funct,
              input logic [3:0] Rd.
              output logic [1:0] FlagW,
              output logic
                                   PCS, RegW, MemW,
                                   MemtoReg, ALUSrc,
               output logic
              output logic [1:0] ImmSrc, RegSrc, ALUControl);
  logic [9:0] controls;
                Branch, ALUOp;
  logic
  // Main Decoder
  always comb
      casex(On)
                              // Data-processing immediate
         2'b00: if (Funct[5]) controls = 10'b0000101001;
                              // Data-processing register
                              controls = 10'b0000001001:
                else
                              // LDR
         2'b01: if (Funct[0]) controls = 10'b0001111000;
                              // STR
                              controls = 10'b1001110100;
                else
         2'b10:
                              controls = 10'b0110100010;
                              // Unimplemented
                              controls = 10'bx:
         default:
       endcase
  assign {RegSrc, ImmSrc, ALUSrc, MemtoReg,
    RegW, MemW, Branch, ALUOp) = controls;
  // ALU Decoder
  always_comb
  if (ALUOp) begin
                          // which DP Instr?
    case(Funct[4:1])
         4'b0100: ALUControl = 2'b00; // ADD
         4'b0010: ALUControl = 2'b01; // SUB
         4'b0000: ALUControl = 2'b10; // AND
         4'b1100: ALUControl = 2'b11; // ORR
         default: ALUControl = 2'bx; // unimplemented
    endcase
    // update flags if S bit is set (C & V only for arith)
               = Funct[0];
    FlagWF17
    FlagW[0]
                  = Funct[0] &
       (ALUControl == 2'b00 | ALUControl == 2'b01);
  end else begin
    ALUControl = 2'b00; // add for non-DP instructions
              = 2'b00; // don't update Flags
  end
  // PC Logic
  assign PCS = ((Rd == 4'b1111) & RegW) | Branch;
endmodule
```

```
VHDL
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity decoder is -- main control decoder
                          in STD LOGIC VECTOR(1 downto 0):
  port(Op:
       Funct:
                          in STD_LOGIC_VECTOR(5 downto 0);
       Rd:
                          in STD_LOGIC_VECTOR(3 downto 0);
                          out STD_LOGIC_VECTOR(1 downto 0);
       FlagW:
       PCS, RegW, MemW: out STD_LOGIC;
       MemtoReg, ALUSrc: out STD_LOGIC;
       ImmSrc, RegSrc: out STD_LOGIC_VECTOR(1 downto 0);
                          out STD_LOGIC_VECTOR(1 downto 0));
       ALUControl:
end:
architecture behave of decoder is
  signal controls: STD_LOGIC_VECTOR(9 downto 0);
  signal ALUOp, Branch: STD_LOGIC;
  signal op2:
                         STD_LOGIC_VECTOR(3 downto 0);
begin
  op2 <= (0p, Funct(5), Funct(0));
  process(all) begin -- Main Decoder
    case? (op2) is
      when "000-" => controls <= "0000001001";
when "001-" => controls <= "0000101001";
      when "01-0" => controls <= "1001110100";
      when "01-1" \Rightarrow controls \leq "0001111000";
      when "10--" \Rightarrow controls \Leftarrow "0110100010";
      when others => controls <= "----";
    end case?:
  end process;
  (RegSrc, ImmSrc, ALUSrc, MemtoReg, RegW, MemW,
  Branch, ALUOp) <= controls;</pre>
  process(all) begin -- ALU Decoder
  if (ALUOp) then
    case Funct(4 downto 1) is
      when "0100" => ALUControl <= "00"; -- ADD
      when "0010" => ALUControl <= "01"; -- SUB when "0000" => ALUControl <= "10"; -- AND
      when "1100" => ALUControl <= "11"; -- ORR
      when others => ALUControl <= "--"; -- unimplemented
    end case;
    FlagW(1) \le Funct(0);
    FlagW(0) \le Funct(0) and (not ALUControl(1));
    ALUControl <= "00";
    FlagW <= "00";
  end if;
  end process;
  PCS <= ((and Rd) and RegW) or Branch;
end:
```

# **HDL Example 7.4** CONDITIONAL LOGIC

```
SystemVerilog
module condlogic(input
                        logic
                                      clk, reset,
                       logic [3:0] Cond,
                input
                input logic [3:0] ALUFlags,
                input logic [1:0] FlagW,
                input logic
                                      PCS. RegW. MemW.
                output logic
                                      PCSrc, RegWrite,
                                     MemWrite);
  logic [1:0] FlagWrite;
  logic [3:0] Flags;
  logic
               CondEx:
  flopenr #(2)flagreg1(clk, reset, FlagWrite[1],
                      ALUFlags[3:2], Flags[3:2]);
  flopenr #(2)flagreg0(clk, reset, FlagWrite[0],
                      ALUFlags[1:0], Flags[1:0]);
  // write controls are conditional
  condcheck cc(Cond, Flags, CondEx);
  assign FlagWrite = FlagW & {2{CondEx}};
  assign RegWrite = RegW & CondEx;
  assign MemWrite = MemW & CondEx;
  assign PCSrc = PCS & CondEx;
endmodule
module condcheck(input logic [3:0] Cond,
                input logic [3:0] Flags,
                output logic
                                     CondEx):
  logic neg, zero, carry, overflow, ge;
  assign {neg, zero, carry, overflow} = Flags;
  assign ge = (neg == overflow);
  always_comb
    case(Cond)
      4'b0000: CondEx = zero;
                                         // EQ
                                         // NF
      4'b0001: CondEx = ~zero;
      4'b0010: CondEx = carry;
                                         // CS
      4'b0011: CondEx = \simcarry;
      4'b0100: CondEx = neg:
                                         // MI
      4'b0101: CondEx = \simneg;
                                         // PL
      4'b0110: CondEx = overflow;
                                         // VS
      4'b0111: CondEx = ~overflow;
                                         // VC
      4'b1000: CondEx = carry & ~zero;
                                         // HI
      4'b1001: CondEx = ~(carry & ~zero); // LS
      4'b1010: CondEx = ge;
                                         // GE
      4'b1011: CondEx = \simge;
                                         // IT
      4'b1100: CondEx = ~zero & ge;
      4'b1101: CondEx = \sim(\simzero & ge);
                                         // I F
      4'b1110: CondEx = 1'b1;
                                         // Always
      default: CondEx = 1'bx;
                                         // undefined
    endcase
endmodule
```

```
VHDL
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity condlogic is -- Conditional logic
  port(clk, reset:
                        in STD LOGIC:
       Cond:
                         in STD_LOGIC_VECTOR(3 downto 0);
       ALUFlags:
                         in STD_LOGIC_VECTOR(3 downto 0);
       FlagW:
                         in STD_LOGIC_VECTOR(1 downto 0);
       PCS, RegW, MemW: in STD_LOGIC;
       PCSrc, RegWrite: out STD_LOGIC;
       MemWrite:
                         out STD_LOGIC);
end:
architecture behave of condlogic is
  component condcheck
  port(Cond:
                 in STD_LOGIC_VECTOR(3 downto 0);
       Flags:
                  in STD_LOGIC_VECTOR(3 downto 0);
       CondEx:
                   out STD_LOGIC);
  end component:
  component flopenr generic(width: integer):
  port(clk, reset, en: in STD_LOGIC;
       d: in STD_LOGIC_VECTOR (width-1 downto 0);
              out STD_LOGIC_VECTOR (width-1 downto 0));
  end component:
  signal FlagWrite: STD_LOGIC_VECTOR(1 downto 0);
  signal Flags:
                   STD_LOGIC_VECTOR(3 downto 0);
  signal CondEx:
                    STD LOGIC:
begin
  flagreg1: flopenr generic map(2)
    port map(clk, reset, FlagWrite(1),
             ALUFlags(3 downto 2), Flags(3 downto 2));
  flagreg0: flopenr generic map(2)
    port map(clk, reset, FlagWrite(0),
             ALUFlags(1 downto 0), Flags(1 downto 0));
  cc: condcheck port map(Cond, Flags, CondEx);
  FlagWrite <= FlagW and (CondEx, CondEx);</pre>
  RegWrite <= RegW and CondEx;</pre>
  MemWrite <= MemW and CondEx;</pre>
  PCSrc
             <= PCS and CondEx;</pre>
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity condcheck is
  port(Cond:
                 in STD_LOGIC_VECTOR(3 downto 0);
    Flags:
                 in STD_LOGIC_VECTOR(3 downto 0);
                 out STD_LOGIC);
    CondEx:
architecture behave of condcheck is
  signal neg, zero, carry, overflow, ge: STD_LOGIC;
begin
  (neg, zero, carry, overflow) <= Flags;
  ge <= (neg xnor overflow);</pre>
  process(all) begin -- Condition checking
    case Cond is
       when "0000" \Rightarrow CondEx \leq zero:
       when "0001" => CondEx <= not zero;
       when "0010" \Rightarrow CondEx \Leftarrow carry;
      when "0011" => CondEx <= not carry; when "0100" => CondEx <= neg;
```

when "0101" => CondEx <= not neg;
when "0110" => CondEx <= overflow;</pre>

```
when "0111" => CondEx <= not overflow;
when "1000" => CondEx <= carry and (not zero);
when "1001" => CondEx <= not(carry and (not zero));
when "1010" => CondEx <= ge;
when "1011" => CondEx <= not ge;
when "1100" => CondEx <= (not zero) and ge;
when "1101" => CondEx <= not ((not zero) and ge);
when "11110" => CondEx <= not ((not zero) and ge);
when "1110" => CondEx <= '1';
when others => CondEx <= '1';
end case;
end process;
end;</pre>
```

# **HDL Example 7.5** DATAPATH

# **SystemVerilog**

```
module datapath(input logic
                                    clk, reset,
               input logic [1:0] RegSrc,
               input logic
                                    RegWrite,
               input logic [1:0] ImmSrc,
               input logic
                                    AllISrc
               input logic [1:0] ALUControl,
               input logic
                                   MemtoReg,
               input logic
                                    PCSrc,
               output logic [3:0] ALUFlags,
               output logic [31:0] PC,
               input logic [31:0] Instr,
               output logic [31:0] ALUResult, WriteData,
               input logic [31:0] ReadData);
  logic [31:0] PCNext, PCPlus4, PCPlus8;
  logic [31:0] ExtImm, SrcA, SrcB, Result;
logic [3:0] RA1, RA2;
  mux2 #(32) pcmux(PCPlus4, Result, PCSrc, PCNext);
  flopr #(32) pcreg(clk, reset, PCNext, PC);
  adder #(32) pcadd1(PC, 32'b100, PCPlus4);
  adder #(32) pcadd2(PCPlus4, 32'b100, PCPlus8);
  // register file logic
  mux2 #(4) ralmux(Instr[19:16], 4'b1111, RegSrc[0], RA1);
  mux2 #(4) ra2mux(Instr[3:0], Instr[15:12], RegSrc[1], RA2);
  regfile rf(clk, RegWrite, RA1, RA2,
               Instr[15:12], Result, PCPlus8,
               SrcA, WriteData);
  mux2 #(32) resmux(ALUResult, ReadData, MemtoReg, Result);
  extend ext(Instr[23:0], ImmSrc, ExtImm);
  // ALU logic
  mux2 #(32) srcbmux(WriteData, ExtImm, ALUSrc, SrcB);
  alu
            alu(SrcA, SrcB, ALUControl, ALUResult, ALUFlags);
endmodule
```

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity datapath is
  port(clk, reset: in RegSrc: in
                              STD_LOGIC;
                              STD_LOGIC_VECTOR(1 downto 0);
     RegWrite:
                     in STD LOGIC:
     ImmSrc:
                      in STD_LOGIC_VECTOR(1 downto 0);
                      in STD_LOGIC;
in STD_LOGIC_VECTOR(1 downto 0);
in STD_LOGIC;
     ALUSrc:
     ALUControl:
     MemtoReg:
                      in STD LOGIC:
     PCSrc:
     PC:
Instr:
                      out STD_LOGIC_VECTOR(3 downto 0);
                      buffer STD_LOGIC_VECTOR(31 downto 0);
                       in STD_LOGIC_VECTOR(31 downto 0);
     ALUResult, WriteData: buffer STD_LOGIC_VECTOR(31 downto 0);
     ReadData: in STD_LOGIC_VECTOR(31 downto 0));
architecture struct of datapath is
  component alu
                  in
                         STD_LOGIC_VECTOR(31 downto 0);
  port(a, b:
      ALUControl: in STD_LOGIC_VECTOR(1 downto 0);
      Result: buffer STD_LOGIC_VECTOR(31 downto 0);
      ALUFlags: out STD_LOGIC_VECTOR(3 downto 0));
  end component;
  component regfile
  port(clk:
                   in STD_LOGIC;
      we3:
                    in STD_LOGIC;
       ra1, ra2, wa3: in STD_LOGIC_VECTOR(3 downto 0);
      wd3, r15:
                     in STD_LOGIC_VECTOR(31 downto 0);
      rd1, rd2:
                    out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  component adder
  port(a, b: in STD_LOGIC_VECTOR(31 downto 0);
       y: out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  component extend
  port(Instr: in STD_LOGIC_VECTOR(23 downto 0);
       ImmSrc: in STD_LOGIC_VECTOR(1 downto 0);
       ExtImm: out STD_LOGIC_VECTOR(31 downto 0));
  end component:
```

```
component flopr generic(width: integer);
  port(clk, reset: in STD_LOGIC;
       d:
                   in STD_LOGIC_VECTOR(width-1 downto 0);
                   out STD_LOGIC_VECTOR(width-1 downto 0));
       q:
  end component;
  component mux2 generic(width: integer);
  port(d0, d1: in STD_LOGIC_VECTOR(width-1 downto 0);
               in STD_LOGIC;
      s:
      у:
              out STD_LOGIC_VECTOR(width-1 downto 0));
  end component;
  signal PCNext, PCPlus4,
         PCPlus8:
                    STD_LOGIC_VECTOR(31 downto 0);
  signal ExtImm, Result: STD_LOGIC_VECTOR(31 downto 0);
  signal SrcA, SrcB: STD_LOGIC_VECTOR(31 downto 0);
  signal RA1, RA2:
                        STD_LOGIC_VECTOR(3 downto 0);
begin
   -- next PC logic
  pcmux: mux2 generic map(32)
         port map(PCPlus4, Result, PCSrc, PCNext);
  pcreg: flopr generic map(32) port map(clk, reset, PCNext, PC);
  pcadd1: adder port map(PC, X"00000004", PCPlus4);
  pcadd2: adder port map(PCPlus4, X"00000004", PCPlus8);
  -- register file logic
  ralmux: mux2 generic map (4)
    port map(Instr(19 downto 16), "1111", RegSrc(0), RA1);
  ra2mux: mux2 generic map (4) port map(Instr(3 downto 0),
                        Instr(15 downto 12), RegSrc(1), RA2);
  rf: regfile port map(clk, RegWrite, RA1, RA2,
                      Instr(15 downto 12), Result,
                      PCPlus8, SrcA, WriteData);
  resmux: mux2 generic map(32)
   port map(ALUResult, ReadData, MemtoReg, Result);
  ext: extend port map(Instr(23 downto 0), ImmSrc, ExtImm);
  -- ALU logic
  srcbmux: mux2 generic map(32)
    port map(WriteData, ExtImm, ALUSrc, SrcB);
  i_alu: alu port map(SrcA, SrcB, ALUControl, ALUResult,
                      ALUFlags);
end;
```

# 7.6.2 Generic Building Blocks

This section contains generic building blocks that may be useful in any digital system, including a register file, adder, flip-flops, and a 2:1 multiplexer. The HDL for the ALU is left to Exercises 5.11 and 5.12.

# **HDL Example 7.6 REGISTER FILE**

```
SystemVerilog
module regfile(input logic
                                    clk,
               input logic
                                     we3,
               input logic [3:0] ra1, ra2, wa3,
               input logic [31:0] wd3, r15,
               output logic [31:0] rd1, rd2);
  logic [31:0] rf[14:0];
  // three ported register file
  // read two ports combinationally
  // write third port on rising edge of clock
  // register 15 reads PC+8 instead
  always_ff@(posedge clk)
    if (we3) rf[wa3] \le wd3;
  assign rd1 = (ra1 == 4'b1111) ? r15 : rf[ra1];
  assign rd2 = (ra2 == 4'b1111) ? r15 : rf[ra2];
endmodule
```

```
VHDL
library IEEE; use IEEE.STD_LOGIC_1164.all;
use IEEE.NUMERIC_STD_UNSIGNED.all;
entity regfile is -- three-port register file
  port(clk: in STD_LOGIC;
    we3: in STD_LOGIC;
        ral, ra2, wa3: in STD_LOGIC_VECTOR(3 downto 0);
wd3, r15: in STD_LOGIC_VECTOR(31 downto 0);
rd1, rd2: out STD_LOGIC_VECTOR(31 downto 0));
end;
architecture behave of regfile is
  type ramtype is array (31 downto 0) of
     STD_LOGIC_VECTOR(31 downto 0);
   signal mem: ramtype;
begin
  process(clk) begin
  if rising_edge(clk) then
     if we3 = '1' then mem(to_integer(wa3)) <= wd3;</pre>
     end if:
  end if:
  end process;
  process(all) begin
     if (to_integer(ra1) = 15) then rd1 \leq r15;
     else rd1 <= mem(to_integer(ra1));</pre>
     end if:
     if (to_integer(ra2) = 15) then rd2 \leq r15;
     else rd2 <= mem(to_integer(ra2));</pre>
     end if;
  end process;
end:
```

# **HDL Example 7.7** ADDER

# **SystemVerilog**

# **HDL Example 7.8** IMMEDIATE EXTENSION

```
VHDL
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity extend is
  port(Instr: in STD LOGIC VECTOR(23 downto 0):
        ImmSrc: in STD_LOGIC_VECTOR(1 downto 0);
        ExtImm: out STD_LOGIC_VECTOR(31 downto 0));
end;
architecture behave of extend is
begin
  process(all) begin
    case ImmSrc is
       when "00" \Rightarrow ExtImm \Leftarrow (X"000000", Instr(7 downto 0));
       when "01" \Rightarrow ExtImm \leftarrow (X"00000", Instr(11 downto 0));
       when "10" \Rightarrow ExtImm \leq (Instr(23), Instr(23),
                                 Instr(23), Instr(23),
                                 Instr(23), Instr(23),
                                 Instr(23 downto 0), "00");
       when others => ExtImm <= X"-----";
     end case:
  end process;
end;
```

# **HDL Example 7.9 RESETTABLE FLIP-FLOP**

# **SystemVerilog**

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity flopr is -- flip-flop with synchronous reset
  generic(width: integer);
  port(clk, reset: in STD_LOGIC;
                    in STD_LOGIC_VECTOR(width-1 downto 0);
       d:
                    out STD_LOGIC_VECTOR(width-1 downto 0));
end:
architecture asynchronous of flopr is
  process(clk, reset) begin
    if reset then q \le (others \Rightarrow '0');
    elsif rising_edge(clk) then
        q \le d;
    end if;
  end process;
end:
```

# HDL Example 7.10 RESETTABLE FLIP-FLOP WITH ENABLE

if (reset)  $q \le 0$ ;

else if (en)  $q \le d$ ;

endmodule

## **VHDL**

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity flopenr is -- flip-flop with enable and synchronous reset
  generic(width: integer):
  port(clk, reset, en: in STD_LOGIC;
      d: in STD_LOGIC_VECTOR(width-1 downto 0);
       g: out STD_LOGIC_VECTOR(width-1 downto 0));
end:
architecture asynchronous of flopenr is
begin
  process(clk, reset) begin
    if reset then q \le (others \Rightarrow '0');
    elsif rising_edge(clk) then
       if en then
        q \le d;
      end if;
    end if:
  end process:
end:
```

# **HDL Example 7.11** 2:1 MULTIPLEXER

#### **SystemVerilog**

#### VHDL

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity mux2 is -- two-input multiplexer
  generic(width: integer);
  port(d0, d1: in STD_LOGIC_VECTOR(width-1 downto 0);
        s: in STD_LOGIC;
        y: out STD_LOGIC_VECTOR(width-1 downto 0));
end;
architecture behave of mux2 is
begin
  y <= d1 when s else d0;
end;</pre>
```

## 7.6.3 Testbench

The testbench loads a program into the memories. The program in Figure 7.60 exercises all of the instructions by performing a computation that should produce the correct result only if all of the instructions are functioning correctly. Specifically, the program will write the value 7 to address 100 if it runs correctly, but it is unlikely to do so if the hardware is buggy. This is an example of *ad hoc* testing.

The machine code is stored in a hexadecimal file called memfile.dat, which is loaded by the testbench during simulation. The file consists of the machine code for the instructions, one instruction per line. The testbench, top-level ARM module, and external memory HDL code are given in the following examples. The memories in this example hold 64 words each.

```
; COMMENTS
                                        BINARY MACHINE CODE
ADDR
       PROGRAM
                                                                     HEX CODE
       SUB R0, R15, R15
                                        1110 000 0010 0 1111 0000 0000 0000 1111
                   ; R0 = 0
                                                                     E04F000F
                   ; R2 = 5
       ADD R2, R0, #5
                                        1110 001 0100 0 0000 0010 0000 0000 0101
                                                                     E2802005
0.4
                   ; R3 = 12
0.8
       ADD R3, R0, #12
                                        1110 001 0100 0 0000 0011 0000 0000 1100
                                                                     E280300C
       SUB R7, R3, #9
                   ; R7 = 3
                                       1110 001 0010 0 0011 0111 0000 0000 1001
                                                                     E2437009
0C
       ORR R4, R7, R2 ; R4 = 3 OR 5 = 7
1.0
                                                                     E1874002
14
18
                                                                     E0855004
       1C
                                                                     E0558007
0A00000C
                                                                     E0538004
                                                                     AA000000
                                                                     E2805000
                                                                     E0578002
1110 000 0010 0 0111 0111 0000 0000 0010
3.8
       SUB R7, R7, R2 ; R7 = 12 - 5 = 7
                                                                     E0477002
      3C
40
                                                                     E5902060
44
                                                                     E08FF000
48
       ADD R2, R0, #14 ; shouldn't happen
                                        1110 001 0100 0 0000 0010 0000 0000 0001
                                                                     E280200E
4 C
       B END
                    ; always taken
                                        1110 1010 0000 0000 0000 0000 0000 0001
                                                                     EA000001
24 ADD R2, R0, #10
58 END STR D2
      ADD R2, R0, #13
                   ; shouldn't happen
                                       1110 001 0100 0 0000 0010 0000 0000 0001
                                                                     E280200D
                   ; shouldn't happen
                                        1110 001 0100 0 0000 0010 0000 0000 0001
                                                                     E280200A
       STR R2, [R0, #100]; mem[100] = 7
                                        1110 010 1100 0 0000 0010 0000 0101 0100
                                                                     E5802064
```

Figure 7.60 Assembly and machine code for test program

VHDL
library IEEE;

clk <= '0';
wait for 5 ns;
end process;</pre>

# **HDL Example 7.12** TESTBENCH

**SystemVerilog** 

```
module testbench();
  logic clk:
  logic
                 reset:
  logic [31:0] WriteData, DataAdr;
                MemWrite;
  // instantiate device to be tested
  top dut(clk, reset, WriteData, DataAdr, MemWrite);
  // initialize test
  initial
  begin
    reset <= 1; # 22; reset <= 0;
  // generate clock to sequence tests
  always
    clk <= 1; # 5; clk <= 0; # 5;
  end
```

#### use IEEE.STD\_LOGIC\_1164.all; use IEEE.NUMERIC\_STD\_UNSIGNED.all; entity testbench is end: architecture test of testbench is component top port(clk, reset: in STD LOGIC; WriteData, DatAadr: outSTD\_LOGIC\_VECTOR(31 downto 0); MemWrite: out STD\_LOGIC); end component; signal WriteData, DataAdr: STD\_LOGIC\_VECTOR(31 downto 0); signal clk, reset, MemWrite: STD\_LOGIC; begin -- instantiate device to be tested dut: top port map(clk, reset, WriteData, DataAdr, MemWrite); -- generate clock with 10 ns period process begin clk <= '1'; wait for 5 ns;

```
// check that 7 gets written to address 0x64
                                                                       -- generate reset for first two clock cycles
  // at end of program
                                                                       process begin
                                                                         reset <= '1';
  always@(negedge clk)
                                                                         wait for 22 ns;
  begin
    if(MemWrite) begin
                                                                         reset <= '0';
       if(DataAdr === 100 & WriteData === 7) begin
                                                                         wait;
         $display("Simulation succeeded");
                                                                       end process;
         $stop;
                                                                       -- check that 7 gets written to address 0x64
       end else if (DataAdr !== 96) begin
                                                                       -- at end of program
         $display("Simulation failed");
                                                                       process (clk) begin
         $stop;
                                                                         if (clk'event and clk = '0' and MemWrite = '1') then
       end
                                                                           if (to\_integer(DataAdr) = 100 and
    end
                                                                               to_integer(WriteData) = 7) then
  end
                                                                              report "NO ERRORS: Simulation succeeded" severity
endmodule
                                                                              failure:
                                                                            elsif (DataAdr /= 96) then
                                                                              report "Simulation failed" severity failure;
                                                                           end if:
                                                                         end if:
                                                                      end process;
                                                                    end;
```

## **HDL Example 7.13** TOP-LEVEL MODULE

# **SystemVerilog**

```
module top(input logic
    output logic [31:0] WriteData, DataAdr,
    output logic [31:0] WriteData, DataAdr,
    MemWrite);

logic [31:0] PC, Instr, ReadData;

// instantiate processor and memories
arm arm(clk, reset, PC, Instr, MemWrite, DataAdr,
    WriteData, ReadData);
imem imem(PC, Instr);
dmem dem(clk, MemWrite, DataAdr, WriteData, ReadData);
endmodule
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all; use IEEE.NUMERIC_STD_UNSIGNED.all;
entity top is -- top-level design for testing
  port(clk, reset: in STD_LOGIC;
       WriteData, DataAdr: buffer STD_LOGIC_VECTOR(31 downto 0);
       MemWrite:
                         buffer STD_LOGIC);
end:
architecture test of top is
  component arm
    port(clk, reset:
                         in STD_LOGIC;
     PC:
                          out STD_LOGIC_VECTOR(31 downto 0);
      Instr:
                          in STD_LOGIC_VECTOR(31 downto 0);
     MemWrite:
                          out STD_LOGIC;
      ALUResult, WriteData:out STD_LOGIC_VECTOR(31 downto 0);
     ReadData:
                         in STD_LOGIC_VECTOR(31 downto 0));
  end component;
  component imem
  port(a: in STD_LOGIC_VECTOR(31 downto 0);
      rd: out STD_LOGIC_VECTOR(31 downto 0));
  end component:
  component dmem
  port(clk, we: in STD_LOGIC;
               in STD_LOGIC_VECTOR(31 downto 0);
    a.wd:
    rd:
                out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  signal PC, Instr.
        ReadData: STD_LOGIC_VECTOR(31 downto 0);
  -- instantiate processor and memories
  i_arm: arm port map(clk, reset, PC, Instr, MemWrite, DataAdr,
                     WriteData, ReadData);
  i_imem: imem port map(PC, Instr);
  i_dmem: dmem port map(clk, MemWrite, DataAdr,
                           WriteData, ReadData);
end.
```

# **HDL Example 7.14 DATA MEMORY**

# SystemVerilog

#### **VHDL**

```
library IEEE;
use IEEE.STD_LOGIC_1164.all; use STD.TEXTIO.all;
use IEEE.NUMERIC_STD_UNSIGNED.all;
entity dmem is -- data memory
  port(clk, we: in STD_LOGIC;
        a, wd: in STD_LOGIC_VECTOR(31 downto 0);
rd: out STD_LOGIC_VECTOR(31 downto 0));
end;
architecture behave of dmem is
begin
  process is
    type ramtype is array (63 downto 0) of
                     STD_LOGIC_VECTOR(31 downto 0);
    variable mem: ramtype;
  begin -- read or write memory
     1000
       if clk' event and clk = 'l' then
         if (we = '1') then
            mem(to_integer(a(7 downto 2))) := wd;
       end if:
       rd <= mem(to_integer(a(7 downto 2)));</pre>
       wait on clk, a;
     end loop:
  end process;
end:
```

# **HDL Example 7.15 INSTRUCTION MEMORY**

## **SystemVerilog**

```
library IEEE;
use IEEE.STD_LOGIC_1164.all; use STD.TEXTIO.all;
use IEEE.NUMERIC_STD_UNSIGNED.all;
entity imem is -- instruction memory
  port(a: in STD_LOGIC_VECTOR(31 downto 0);
       rd: out STD_LOGIC_VECTOR(31 downto 0));
end:
architecture behave of imem is -- instruction memory
begin
  process is
    file mem_file: TEXT;
    variable L: line;
    variable ch: character;
    variable i, index, result: integer;
    type ramtype is array (63 downto 0) of
                           STD_LOGIC_VECTOR(31 downto 0);
    variable mem: ramtype;
    -- initialize memory from file
    for i in 0 to 63 loop -- set all contents low
      mem(i) := (others => '0');
    end loop:
```

```
FILE_OPEN(mem_file, "memfile.dat", READ_MODE);
    while not endfile(mem_file) loop
       readline(mem_file, L);
       result := 0;
      for i in 1 to 8 loop
         read(L, ch);
         if '0' <= ch and ch <= '9' then
           result := character'pos(ch) - character'pos('0');
         elsif 'a' \leq ch and ch \leq 'f' then
           result := character'pos(ch) - character'pos('a') + 10;
         elsif 'A' <= ch and ch <= 'F' then
           result := character'pos(ch) - character'pos('A') + 10:
         elsereport "Formaterror on line "&integer'image(index)
           severity error:
         end if:
         mem(index)(35-i*4 downto 32-i*4) :=
           to_std_logic_vector(result,4);
       index := index + 1:
    end loop;
    -- read memory
      rd <= mem(to_integer(a(7 downto 2)));</pre>
      wait on a:
    end loop;
  end process:
end:
```

# 7.7 ADVANCED MICROARCHITECTURE\*

High-performance microprocessors use a wide variety of techniques to run programs faster. Recall that the time required to run a program is proportional to the period of the clock and to the number of clock cycles per instruction (CPI). Thus, to increase performance, we would like to speedup the clock and/or reduce the CPI. This section surveys some existing speed-up techniques. The implementation details become quite complex, so we focus on the concepts. Hennessy & Patterson's Computer Architecture text is a definitive reference if you want to fully understand the details.

Advances in integrated circuit manufacturing have steadily reduced transistor sizes. Smaller transistors are faster and generally consume less power. Thus, even if the microarchitecture does not change, the clock frequency can increase because all the gates are faster. Moreover, smaller transistors enable placing more transistors on a chip. Microarchitects use the additional transistors to build more complicated processors or to put more processors on a chip. Unfortunately, power consumption increases with the number of transistors and the speed at which they operate (see Section 1.8). Power consumption is now an essential concern. Microprocessor designers have a challenging task juggling the trade-offs among speed, power, and cost for chips with billions of transistors in some of the most complex systems that humans have ever built.